Language:
-
- Available Formats
- Options
- Availability
- Priced From ( in USD )
-
- Immediate download
- $302.00
- Add to Cart
Customers Who Bought This Also Bought
-
IEEE 1076.2-1996
Priced From $146.00 -
IEEE 1076.3-1997
Priced From $143.00 -
IEEE 802.1AR-2018
Priced From $123.00 -
IEEE/IEC 62531-2012
Priced From $322.00
About This Item
Full Description
Scope
The scope of this standard focuses on delay and power calculation for integrated circuit design with support for modeling logical behavior and signal integrity.
Purpose
To improve the IEEE 1481-1999 standard system for integrated circuit designers to more accurately and more completely analyze semiconductor designs across EDA applications and for integrated circuit vendors to express logical behavior, signal integrity, delay, and power information only once per technology while
enabling sufficient EDA application accuracy.
Abstract
Revision Standard - Superseded.
Ways for integrated circuit designers to analyze chip timing and power consistently across a broad set of electric design automation (EDA) applications are covered in this standard. Methods by which integrated circuit vendors can express timing and power information once per given technology are also covered. In addition, this standard covers means by which EDA vendors can meet their application performance and capacity needs.
Document History
-
IEEE 1481-2019
IEEE Standard for Integrated Circuit (IC) Open Library Architecture (OLA)- Most Recent
-
IEEE 1481-2009
currently
viewing
IEEE Standard for Integrated Circuit (IC) Open Library Architecture (OLA)- Historical Version
-
IEEE 1481-1999
IEEE Standard for Integrated Circuit (IC) Delay and Power Calculation System- Historical Version